|
This thesis discusses an alternative jitter removal circuit dubbed here as the Jitter
a+ B. d8 C) f/ L% EAttenuation Circuit (JAC). The goal of this circuit is to provide jitter reduction performance* ]: }$ b, U- v2 e/ Z* C) f
on par with commercially available PLLs, while being relatively simple to design and use as1 R- H# m; }" R% A4 m$ R. G0 u
an on-chip solution. The main difference between the JAC and PLLs is that the JAC does- h7 M8 N$ E4 t3 g
not guarantee any phase alignment with its input. Its sole purpose is to remove jitter. In
: n0 S4 J8 |7 [1 w! k8 {7 r$ a# i# qthe following sections the effects of jitter, present methods to reduce jitter, and application
0 p# q0 s2 |. g/ N0 l I. Nof the JAC will be discussed.! |2 m6 D) {: P4 |5 n" p4 t
& N+ ]& K" h* a. O5 g, p
|
本帖子中包含更多資源
您需要 登錄 才可以下載或查看,沒有帳號?申請會員
x
|