|
MPMC2's features including:
' v1 T8 U9 N; T8 [
! S, s" Y4 e0 G/ c# k9 K' D; ^Number of ports (Scalable from 1 to 8)
+ F0 Q( G1 h7 f. N- Z. ~# [2 kType of memory (e.g. DDR, DDR2, user defined)
) m4 s+ m7 c" D" y! EWidth of memory (8, 16, 32 or 64-bit)
% ~4 s8 Y2 t2 i7 p7 U u% `4 aVarious Port Interface Modules (Processor Interfaces, DMA engines, Standalone, etc)
/ N: M$ ]4 O0 T. L2 @" s0 u* |, I3 uMemory device part number
9 A2 Z, E, I! W' cArbitration methodology
2 _- }+ L/ h9 Z: ASelectable pipeline stages for frequency matching 9 G, S, q2 I" ^/ P7 K5 z- F9 z
Example system topologies using MPMC
! i# C0 T5 y% u" e& j* y7 A$ I) @# h( ]- R0 D
MPMC2 extends the range of possible solutions by providing designers additional design capability for higher performance and/or advanced system topologies. System topologies can be built utilizing different types of Port Interface Modules (PIMs) on a per-port basis.8 A# t" V" d( O. y+ K" {& l
2 d4 H% o3 d. ?* L
7 q, k7 i4 U2 fThese seven types of PIMs are presently supported:& d1 K8 S. [! ^% d
2 V7 Z& A' a! s2 x- }& nIBM™ CoreConnect™ Processor Local Bus (PLB PIM) 5 B3 m: b. q2 S* `
IBM CoreConnect On-chip Peripheral Bus (OPB PIM)
2 A/ ^, s) Q; T; I- gPPC405 Instruction Side Processor Local Bus (ISPLB PIM)
* _7 [. ^+ s# e" @PPC405 Data Side Processor Local Bus (DSPLB PIM)
K+ V7 h1 W7 t8 } \Communication Direct Memory Access Controller (CDMAC PIM) & v7 ?! G% A0 e, i: B
Native Port Interface (NPI PIM)
) |0 i9 W; q% e2 B7 rXilinx MicroBlaze™ CacheLink (XCL PIM)
, ^1 P8 [- R9 L$ X H4 [
e5 j8 M* K7 @: [The four pictures below represent a small sampling of possible system topologies: & k8 F# @) T) Z
* M4 z. n" e. ^% o7 A# l9 G , L; y# T: @2 w9 a4 s& _ r- J
Figure 1. Example MPMC2-based system topologies. / c+ t0 C u; |) b2 u' b- j
/ v8 C( F9 \8 ?& v h
Applications6 H8 N3 A" f- }/ C$ L
: {# e' `; {( o7 Y" Z
MPMC2 enables users to deploy Xilinx products for many new applications in the storage, server, telecommunications, and wireless market. As shown by the above topology examples, the MPMC2 enables designers to create solutions for DSP, high performance multi-processor based systems and standalone applications. Based on the architectural needs, the MPMC2 configuration GUI provides designers options to choose various memory interfaces and system topologies that build upon the standard capabilities provided within Xilinx Platform Studio.
- A/ e; z* N1 p1 P
; h) B. ^9 F/ o/ y% \1 c
' y, t0 |9 b& a4 a0 @. z* f; @
S$ C" U6 y. v! B5 n
8 |, X, ~7 r5 e- r0 z9 EGigabit Ethernet Bridging to Fibre Channel or S-ATA Hard Drive Example |
本帖子中包含更多資源
您需要 登錄 才可以下載或查看,沒有帳號?申請會員
x
|