|
This thesis discusses an alternative jitter removal circuit dubbed here as the Jitter, t( j* e7 B$ L* C8 Z- T3 [
Attenuation Circuit (JAC). The goal of this circuit is to provide jitter reduction performance1 @, L D% `& M4 ?/ T) h4 h
on par with commercially available PLLs, while being relatively simple to design and use as7 B5 Z( D2 Z/ L- n$ r
an on-chip solution. The main difference between the JAC and PLLs is that the JAC does3 D% C# r! h; ]3 Q+ N
not guarantee any phase alignment with its input. Its sole purpose is to remove jitter. In
7 n. B% _6 p9 G( M4 U D( c, Y- ]the following sections the effects of jitter, present methods to reduce jitter, and application3 A0 T3 s- O* W% d
of the JAC will be discussed.
4 I. r% Y6 E* B4 k+ | h' B
3 w8 H; j& D" `7 t' J& z: x |
本帖子中包含更多資源
您需要 登錄 才可以下載或查看,沒有帳號?申請會員
x
|