Chip123 科技應用創新平台

 找回密碼
 申請會員

QQ登錄

只需一步,快速開始

Login

用FB帳號登入

搜索
1 2 3 4
查看: 5028|回復: 1
打印 上一主題 下一主題

Cortex-M0+ IP Core

  [複製鏈接]
跳轉到指定樓層
1#
發表於 2014-3-7 11:22:50 | 只看該作者 回帖獎勵 |正序瀏覽 |閱讀模式
本帖最後由 sinoicboy 於 2014-3-7 11:24 AM 編輯 : Y" A5 l9 T8 ?+ Z# _

4 p2 ]( _( O& J. E% J
5 N2 b9 p5 F" G
% e2 A- K9 v3 Z0 r& W+ o0 }iconstart@gmail.com4 h% j: }, j' t, w* a1 f; E/ [' V
8 C- i7 D: d1 J  c+ d% V8 U) B; N# X
                                  AR085-DA-70000-r0p0-03rel0/0 o! w" c3 H$ A# O6 w
                                  AR085-DA-70000-r0p0-03rel0/doc/
- q& `( d" S, ]7 L( H. d  l                                  AR085-DA-70000-r0p0-03rel0/doc/ARMv6-M_architecture/
+ Q% g( R! X8 r3 k2 m. g4af79e0557cc9c6863c2eab0f890aaad  AR085-DA-70000-r0p0-03rel0/doc/ARMv6-M_architecture/DDI0419C_arm_architecture_v6m_reference_manual.pdf
- B) t1 o( s- v+ q) n- p6 r                                  AR085-DC-11001-r0p0-04rel0/
5 S6 R. X: \0 |) q                                  AR085-DC-11001-r0p0-04rel0/doc/) w, @! ^5 |5 c& Z' a6 G
                                  AR085-DC-11001-r0p0-04rel0/doc/errata/; Q& U0 X# B% H2 N+ K
57ce61d69a56fae9dff02a664dc0930a  AR085-DC-11001-r0p0-04rel0/doc/errata/ARMv6-M_Architecture_Errata_List.pdf
; s. y& a% M8 a8 e' }                                  AT590-BU-11001-r0p1-00rel0/
4 }. l* v8 S; c' o& Sb2bb2db05b71fa9e2ecd4c2841c22f3f  AT590-BU-11001-r0p1-00rel0/Cortex-M0+_Product_Errata_Notice_v4.pdf. w2 Y. F! j- h* v! b
d305236940b52b92b81e8579435efe7e  AT590-BU-11001-r0p1-00rel0/Cortex-M0+_Software_Developers_Errata_Notice_v4.pdf
7 C- Z( x  W# x1 g. a) H- V2d80706f7a099ac4a9674908c50d730e  AT590-BU-11001-r0p1-00rel0/AT590-BU-11001-r0p1-00rel0.lst
6 |& y8 v' s+ D/ |; E+ C                                  AT590-BU-50000-r0p1-00rel0/
, U! p* M4 d8 `- S# S7 ^70404309a7929774e3bd8786e10771eb  AT590-BU-50000-r0p1-00rel0/ARM_Cortex-M0+_r0p1-30rel0_ReleaseNote.pdf
& h! @5 x' v* f, t9 `: h: y                                  AT590-BU-50000-r0p1-00rel0/logical/
% r. y! ~- V5 ^5 v                                  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/
# H9 O. X3 a, @$ \                                  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/
( k* W: j. Y: n$ m1 c0 J* C- ]80fe9cfaeb5e260f70aebfcac0bdf888  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_dp_cdc.v
; D9 w. [( y+ t7 a) U063cdb1c994aca1f31971a3d52da426d  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_dp_sw_defs.v
$ T. N5 v# E* C) ~" e; b2 G17f0e782572ea85e916a26ef804106ac  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_dp_jtag_defs.v* t$ }% B+ R8 O2 J% i
db6b0ced453f9ba83035ca0b2d31c55d  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_ap_mast.v
' h  W( V! V. o! N5 E) p12e85d89d377ef33f7a41f5f49bf20f0  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_dp_jtag.v6 a* {+ B' j( l+ b, b2 {
bb3812a6b967f1ffaa604a858064f1d6  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_top.v8 i0 N& X+ ^. P+ K! m. L* Z
2b71a63c5d6843c6a0c64972ca0a3483  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_dp.v
' D* v+ Y% m! ?9 ], r1 Ufc6a96af9879ce4ccb0c150913d38ab5  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_ap_cdc.v+ r, g: A) V7 ^3 o5 W! A& i' l7 m
72017024f98163d43c2f77e920560bd3  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_ap.v0 ^) G$ j7 m2 A! Y" [& ]4 o
6ca54cbd04210e471b30aaca343e1966  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_ap_mast_defs.v
5 Y/ y. t) O7 U' C' f& R; g: h! M/ w764fcf3fa6ce572a3325f069a591baf6  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_dp_pwr.v
2 e* \+ V- b/ Y+ t3ffb32cddb6a7e19f9f91e437f7ca59b  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/CM0PDAP.v
9 W; z& G) J$ }6 L75d1d91ab79ae9e0e044ed1ef71cf03e  AT590-BU-50000-r0p1-00rel0/logical/cm0p_dap/verilog/cm0p_dap_dp_sw.v2 Y( H) Y5 y% \" o3 i0 M- }. B1 G
                                  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/# E/ J0 F$ S  H5 k( D# o
                                  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/% X' |4 U# H  T& f
95d54f552eade07ede322600da1f95c3  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_dbg_bpu.v
" X& v* L# v  N% g: K302c07875f4fc2cfe52c087ca6429cc0  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_matrix_sel.v
3 ]3 B  ]  ?* \" Mfce226f9ab48e92ff074fcad3dec6728  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_dbg_sel.v
( @8 R$ r. c% G+ g2 L; y" xc00549e61aae47696609028230712dd6  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_dbg_ctl.v
. _$ Y/ H/ v0 {: [3 G% _$ T, hed481eab3481c71d4e2dc94531b88a3d  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_nvic.v
! ~) x/ o, Q, _* p+ D' W$ I8 n7 `57a19fb958028b39c425e6ac68f882aa  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_top_sys.v$ y3 w0 E4 O4 m, o: N, z
66bc815f02ad900042cec326a6679963  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_dbg_dwt.v
4 s' |  {% Z5 E0 U- c62d60f5f2bceb3ce3f82e8fcb48446ff  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_mpu.v& Z" o0 v" K4 j% W& g
4b054567197e5f54d3bacf492271f4c9  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_matrix.v
+ v7 k' h/ \; a4 N/ oa436b897620bcd65a4f6f7d50345215e  AT590-BU-50000-r0p1-00rel0/logical/cortexm0plus/verilog/cm0p_top_clk.v

本帖子中包含更多資源

您需要 登錄 才可以下載或查看,沒有帳號?申請會員

x
分享到:  QQ好友和群QQ好友和群 QQ空間QQ空間 騰訊微博騰訊微博 騰訊朋友騰訊朋友
收藏收藏 分享分享 頂7 踩 分享分享
推薦
發表於 2015-3-11 14:42:28 | 只看該作者
thanks! do you have source codes for M0? It‘s very great for sharing the code。my e-mail is 114142500@qq.com,thank you very much!
回復 支持 0 反對 1

使用道具 舉報

您需要登錄後才可以回帖 登錄 | 申請會員

本版積分規則

首頁|手機版|Chip123 科技應用創新平台 |新契機國際商機整合股份有限公司

GMT+8, 2025-2-23 11:26 PM , Processed in 0.167009 second(s), 20 queries .

Powered by Discuz! X3.2

© 2001-2013 Comsenz Inc.

快速回復 返回頂部 返回列表