|
This thesis discusses an alternative jitter removal circuit dubbed here as the Jitter
' i6 C" ?( c* B9 T6 d; dAttenuation Circuit (JAC). The goal of this circuit is to provide jitter reduction performance. |' ~- O8 [) x: A" z) G" \) y) u$ |
on par with commercially available PLLs, while being relatively simple to design and use as! E( p) S; {$ b5 |0 S
an on-chip solution. The main difference between the JAC and PLLs is that the JAC does, ]9 p3 P0 G3 z l2 c8 C
not guarantee any phase alignment with its input. Its sole purpose is to remove jitter. In" c- |) L7 ^; F" O9 k
the following sections the effects of jitter, present methods to reduce jitter, and application4 H. S) [1 h) Z7 y1 M0 {9 @
of the JAC will be discussed.+ N, n4 `) T4 A! i
# j* G7 l, g5 O* ^' ?5 Q! Z2 X |
本帖子中包含更多資源
您需要 登錄 才可以下載或查看,沒有帳號?申請會員
x
|