|
Xilinx跟Altera征戰也過了數10年了, 這其間Xilinx理所當然是老大, 然而這幾年間Altera的表現也非常亮麗. 三年多前, Lattice由CPLD老大加入FPGA戰局, 這一段時間FPGA大量的降價, 不能說Lattice毫無功勞.. d, [ k- I& L' V: D2 I
) x9 |; k& h6 L4 u. p- S話說Altera老是在和Xilinx嗆聲, 說他的FPGA才是世界最新進的, 底下我收錄了二段"各說各話". d' F7 k7 ~& h/ A3 n4 l7 v
雖然這是典型的一個FPGA各自表述, 但是你有什麼看法呢?
; ~$ E u: E1 X9 t" k$ P: U9 j( S8 @1 {' M. q% i
Xilinx說法 1 L% |, X# V( Q
reference: http://www.xilinx.com/products/s ... x/virtex5/index.htm
+ R9 {( i+ a- A
5 Q# C9 G) `6 F5 Y2 j/ u, _The World's First 65nm FPGA
; w3 F0 C$ n0 r$ lBuilt on the revolutionary ExpressFabric™ architecture, the Xilinx Virtex-5 family is the ultimate system integration platform. With the industry’s highest performance, ultimate connectivity, optimized power, and lowest system cost, you can design next-generation systems for wired/wireless networking, audio/video, storage/server and other markets with maximum productivity
R5 e# S0 e& |; D4 ^5 t8 v2 y# _9 q
Why Virtex-5
: T! R) h" u# BThe Virtex-5 family of FPGAs offers a choice of four new platforms, each delivering an optimized balance of high-performance logic, serial connectivity, signal processing, and embedded processing. Three platforms are available now:
; l1 X3 }) G1 h' {" Y' B
" G- Q$ t# s' [ l0 }Optimized for high-performance logic
. R9 M+ u( K+ m' e& w- J8 SOptimized for high-performance logic with low-power serial connectivity
7 t: `& U0 y$ }; MOptimized for DSP and memory-intensive applications with low-power serial connectivity - P" k7 [2 p3 F8 @9 s+ D
Meet Your Performance Targets Easily
z" O1 o/ v/ p8 B. L- K" _/ ^Achieve a two speed-grade performance gain with new ExpressFabric technology ) S, j. g4 U, Y( n7 b
550 MHz clocking
$ H* @- z# L7 H5 yPerformance-tuned IP blocks
! z' J# I" x9 K352 GMACS from DSP48E slices
2 T& J- {& @' q4 |. {* _) B( y' ^1.25 Gbps LVDS I/O - \; `' g* Q8 [) m% b& H
More about Virtex-5 performance advantage
" A4 L, {5 m1 Q2 q, AOptimize I/O Bandwidth, Power and Cost with Easy-to-Use High-Speed Serial Solutions% h d5 K/ h3 n# {* }
* N r+ d. S% p- Z
100 Mbps—3.2 Gbps serial connectivity
7 |1 C$ `9 c1 o6 ^Hardened PCI Express® endpoint blocks and Tri-mode Ethernet MACs
8 s0 N4 ]+ i, \Low power transceivers: less than 100 mW at 3.2 Gbps
( `' Q9 x# g, L3 G r4 N3 z: SAdvanced equalization to drive backplanes beyond 40”
2 l: O- M0 t4 l2 [# }* g7 iProtocol kits accelerate development
* d0 ]% u- s+ Y% W) P# E& B, \Reduce Your Power Budget
" T6 B+ |$ r! Y/ i35% lower dynamic power with 65nm ExpressFabric and power-saving IP blocks w: R7 Z& k8 y, f" [
Maintain low static power with 65nm triple-oxide technology 1 U/ B: m7 G3 ?9 B! g
More about Virtex-5 power advantage " W, A" o5 n/ y/ Z( L
Ultimate Connectivity with SelectIO™ Technology
/ O" l8 F1 ^% O7 U( j1 X1.25 Gbps differential, 800 Mbps single-ended I/O
& T8 O+ S! H j D7 J7 q3.3V support at 65nm
: T4 {* l: v/ ~/ b4 lSecond-generation sparse chevron packaging reduces crosstalk * O, p& Q- w, Q$ t- T" {7 V% s
On-substrate bypass capacitors simplify PCB design
" W7 |# k4 D2 ~" G& FMore about Virtex-5 SelectIO technology
5 u: q: Q, Y+ O/ _+ e$ ZReduce System Cost
, S m |4 ` O. ?4 HChoose smaller device with efficient ExpressFabric technology and 65nm
' H& Q% o! `$ U/ ^9 S2 TMeet aggressive performance targets in the least expensive speed grade
; e% K G* r0 }6 YReduce part count with built-in, low-power transceivers , q o9 _6 {3 F' e% U# n
Increase area efficiency with built-in PCIe endpoint and Ethernet MAC blocks 5 g8 ] Q$ C" I3 L
Choose smaller heat sinks and fans with reduced FPGA power consumption , L% g3 E0 w1 u, _$ C+ P3 g: s
Achieve 30-75% cost reduction for volume production using Xilinx EasyPath™ FPGAs 2 x- s- C( e Z$ m) F/ r3 W: M, b
More about Virtex-5 low-cost advantage - e8 B6 q0 F' S# [
6 q6 \3 K6 F4 e3 B& {3 ~
Alter的說詞: 9 r$ P& j6 f, g+ `& J, {
reference: http://www.altera.com/products/devices/stratix3/st3-index.jsp- O' h/ v) B& a& H
1 L# {; y3 N9 F" r% W( p8 o Home > Products > Devices > Stratix III Print This Page
" B6 p. Y* l( k4 j& D: s! ?E-mail This Page
5 n: l; t$ Q2 A- c) U8 _- q$ [" {8 i! U& T% j/ X
Stratix III Device Family — The Lowest Power High-Performance FPGAs
( {! b3 U' J; [! z3 r" v3 D; t& m1 C
Highest Performance Highest Density 2 e# E) F( [( t* e- x R
Programmable Power Technology Enhanced DSP Capabilities # i$ n) T0 C0 {/ b2 m* `; ^
Family Overview Getting Started
]# K5 }# g+ a2 p" u- [% c' t/ y$ e: Y u* f; [* b4 z9 l3 F
Getting started on that next-generation system design? Imagine how much smoother the task would be with an FPGA that gave you the capabilities to implement any design with high productivity and low risk. ' P8 D$ c1 n1 ]6 C) j0 D
* z8 J% b P o( l5 {: P7 h/ }8 l# }With Altera’s new Stratix® III device family, you get high-end FPGAs that combine the world's highest performance and highest density with the lowest possible power consumption. Stratix III FPGAs provide the high performance and high-integration capabilities needed for next-generation basestations, network infrastructure, and advanced imaging equipment.' w: W) J* m5 I' e+ k: C0 ?
8 H, ^3 t2 Z1 }! d
With Altera, you get the devices you want with the features you want when you want them. You also get the collaboration and support you need to design your next-generation systems with confidence.
1 a& T: @ e; x/ K/ |4 ]5 O2 z& {4 o# P7 {% c" G* F
Figure 1. Stratix III FPGAs Building on the Stratix II Architecture/ D" ?- @# h3 Z, e- t& k9 h/ o$ q( p
, ?6 V! U) ^$ a( F1 I4 ~, {Lowest Power High-End FPGAs
5 v+ d" z7 \+ ^# r8 |! @To design the Stratix III FPGA family, Altera's product planners began with the Stratix II FPGA architecture. Then, in collaboration with the top technologists from over 50 of Altera's major customers, they defined, designed, and developed the most advanced FPGA architecture for next-generation systems.+ a$ W7 g( j6 ~6 Y) I
0 s3 v. }) h6 Z" j- ZAs a result, Stratix III devices incorporate features to combine high performance with the lowest possible static and dynamic power consumption—up to 50 percent lower than previous generation high-end FPGAs, including:* W% m! q! ^, D
8 b% K2 N' I$ M9 U+ M
Programmable Power Technology
" ]6 i h% Y v l2 k( M- ]( Y0 t& I1 cSelectable core voltage (0.9V or 1.1V)
+ l+ z8 }' Q$ w1 d4 E. j5 `Process and circuit technologies / A' ~" z$ `6 g ~& L
Quartus® II PowerPlay power analysis and optimization technology " U9 o' ^$ |% M- i
Stratix III devices are engineered for high-speed core performance coupled with high-speed I/O with the best signal integrity in the industry. For example, they are the only FPGAs capable of implementing DDR3 at 400 MHz. This increase in performance is achieved by the implementation of:
9 e4 i ~: l3 x2 h
% M. n0 y) Z" @2 aEnhanced DSP blocks for easy implementation of signal processing algorithms 4 P# G" B' `0 {# {; U& [8 @0 h9 a
Optimized internal memory for enhanced signal integrity memory interfaces 5 s8 L% u& ^ b& ?( b! I
High performance external memory interfaces
0 K# g" u' M: f+ r8 B! zEnhanced routing architecture , u- c, d- j8 _ z/ ]# d
I/O flexibility to support the latest external memory standards
: _/ F" q5 @5 y. T& w# w+ m4 uBest Price/Performance Options
& W8 Y- U8 g D5 X; J5 R' nTo give you the best price/performance solution for your design applications, Altera's Stratix III FPGAs are offered in three application-optimized variants:* Y- d: `5 r$ f: u( n
3 {( u+ n7 E6 m8 ?7 t# n5 l$ d
Stratix III L devices focus on logic-rich applications [- V0 D1 N1 ?' ?4 D
Stratix III E devices focus on DSP- and memory-rich applications
W) I% X& \ pStratix III GX devices include multi-gigabit transceivers % r8 ~1 {# b D. X: _
HardCopy® structured ASICs provide the no-risk migration path from Stratix III high-density logic to low-cost, high-performance, high-volume production. ?$ L' V, e* ?+ H: V4 b: ^
7 D! L$ A6 Z) X% w9 r
Advanced Process Technology
9 S" ?/ V2 [% I2 H: rAltera and long-standing fab partner the Taiwan Semiconductor Manufacturing Company, Ltd. (TSMC), have been working on 65-nm process technologies since 2003. Since then, Altera has developed multiple test chips as part of a rigorous program to ensure that Stratix III FPGAs are successfully delivered on the latest 65-nm technology, in volume, and on schedule.3 Y( P( P9 j+ ?. T7 X: r6 J8 a
8 r% t8 O! {$ S; } d
Exceed Performance and Finish Faster
% G2 R( j4 a% b5 l% PAltera’s Quartus II software gives you the development and productivity tools you need to complete development faster, and ensure you have the performance, power, and signal integrity needed to meet or exceed your design requirements. Q# f% _2 n2 i
. |% F8 l& [. L% dTimeQuest Timing Analyzer supports industry-standard Synopsys Design Constraints (SDC)-based timing analysis methodology to complete timing closure quickly
2 Y4 _% S$ p, E9 M) sIncremental Compilation supports team-based design providing faster compilation for design iterations while preserving performance
% f. H) x1 o7 s0 S$ w5 {; j7 P- UPowerPlay Power Analysis and Optimization Technology provides automated power optimization to manage power from design concept through implementation 9 t0 p, K7 e5 J) |2 ]& r
Four Stage Signal Integrity Analysis 6 Y) E* L/ X8 m! n
Structured ASIC Co-Design supports seamless migration between Stratix III FPGAs and HardCopy structured ASICs 0 y% E, y" j* b* q2 x; z
8 Q7 Z& ^6 b( k$ M% k; M+ O/ D" Q
Altera甚至信誓旦旦整理了一份white paper來說明他的產品才是最好的.../ \- _6 s( J- H! X
http://alter.com/literature/wp/wp-01007.pdf
X6 A1 d ]3 A+ k5 U2 V我這個人是從來都不相信政治語言 , 商人的話更是不可信, 你們覺得呢? |
|