SVTC Technologies Selects Synopsys' Manufacturing Tools to Accelerate Time to Commercialization | 7/14/2010 |
Open-Silicon Integrates 50 DesignWare Interface and Analog IP Products with 100% Silicon Success | 7/7/2010 |
ARM, IBM, Samsung, GlobalFoundries and Synopsys Announce Delivery of 32-/ 28-nm HKMG Vertically Optimized Design Platform | 6/17/2010
! y! s- g7 Q; g0 E: r6 R |
PrimeTime 2010 Scales Timing Analysis Beyond 500 Million Instances | 6/17/2010 |
Synopsys Delivers Optimized Lynx Design System for Common Platform 32/28-nm Technology | 6/17/2010# O( B8 N. i4 l5 u
|
Synopsys Unveils Galaxy Characterization Solution for Standard Cells, Complex Macros and Memories | 6/17/2010 |
Synopsys Unveils StarRC Custom 3D Extraction Delivering 20X Speedup | 6/17/2010 |
Synopsys Delivers Comprehensive Custom Design Solution for TSMC Analog/ Mixed-Signal Reference Flow 1.0
/ q$ [: H2 z4 ` h | 6/11/2010
- p% Q; _2 i( I/ {: }6 z9 O |
Synopsys to Acquire Virage Logic
, c2 C2 ~9 G5 C2 \& S | 6/11/2010
8 H0 S, G( h6 I4 C, a3 P |
Synopsys and IEEE-ISTO Launch Technical Advisory Board to Evolve Interconnect Modeling Standard
' d$ @1 f+ n1 e7 ] | 6/7/2010
: X0 `1 @5 z6 Z' P |
Synopsys Announces Synphony HLS Support for Xilinx Virtex-6 FPGAs
6 |3 I0 o# }: j$ o1 h | 6/4/2010
5 m! C! Z R" G. E |
Synopsys Press Publishes "The Ten Commandments for Effective Standards"
* C" ?) F) { E | 6/4/2010 9 s! y% [$ g; I9 f' ~1 K
|
Synopsys Collaborates with SMIC to Deliver USB Logo-Certified DesignWare USB 2.0 nanoPHY in SMIC's 65-nm LL Process Technology ; w v1 V2 v5 P- H8 N
| 5/13/2010
/ \ ?, P6 x4 p1 Z |
Latest Synopsys IC Compiler Release Delivers More than 2X Speed-Up, Enhanced In-Design Technology and Production Support for 28/32nm
( f2 f$ v! D* Q- ^5 w5 s | 5/7/2010 t6 g' v: I6 B
|
Synopsys Unveils Ethernet Controller IP with New Audio Video Bridging Feature ! H7 Q8 G. }6 n( F5 U
| 5/7/2010
s# m+ R# X: k# H8 u: Y7 q4 p |
Synopsys Launches Industrys First MIPI DigRF v4 IP 4 S* n6 a# q: S v1 R4 |
| 5/3/2010
* D0 p8 c* s0 k7 X. I( t7 F |
New Synopsys Universal DDR Controllers Improve Performance and Reduce Cost of Embedded DRAM Interfaces
4 Z9 [5 r5 d& A3 w+ T; |3 x | 4/28/2010
! }! l# ~7 n f" Z+ ` |
Synopsys Announces Support for Actel's New SmartFusion Intelligent Mixed-Signal FPGAs
+ g+ i1 m: ~6 o | 4/22/2010
6 s+ m4 i* l' `# M+ y s& b |
Synopsys Introduces the HAPS-60 Series of Rapid Prototyping Systems ! s8 O3 _5 Y D9 N v
| 4/19/2010 " V; K7 D8 `4 u) v; u- }
|
Synopsys Expands IP OEM Partner Program with Two New Members
5 w J6 K% U8 _0 e( l | 4/14/2010 ! q3 [8 _& n# W/ @, y
|
Synopsys DesignWare DDR multiPHY IP Supports Six DDR Standards In a Single PHY
/ g0 B8 H5 \4 \1 Y" W ?) i1 F. S | 4/7/2010 ' i5 F/ C+ o5 i4 {6 C
|
Synopsys' DesignWare SuperSpeed USB 3.0 IP Receives USB-IF Certification
4 i7 P) R% D" p5 ]( w6 q+ n6 G* v | 4/5/2010 % J) |1 [) s/ V; w: k
|
SiliconBlue Selects Synopsys as FPGA Synthesis Partner for Its iCE65 mobileFPGA Family * a$ P( W0 d: X+ Z4 Q2 I
| 4/1/2010 8 U4 |7 }" V, r% C. Z) g1 K8 V# }
|
Synopsys Galaxy Implementation Platform Enables First-pass Silicon Success on Infineon's 40-nm X-GOLD 626 Wireless Product u9 K7 D& h7 v+ I
| 3/30/2010
2 c: B7 h! f% q& u; R) l |
Design Compiler 2010 Doubles Productivity of Synthesis and Place-and-Route
) m8 Q$ X& ?$ G0 Y) }" A2 G$ } A | 3/29/2010 ) Z/ D1 o, F- @& K4 Y
|
Nationz Technologies Achieves First-Pass Silicon Success with CustomSim Mixed-Signal and VCS Functional Verification Solutions - l* T+ M& ?& b
| 3/23/2010 ; S/ X9 U7 Z+ P
|
Renesas Technology Adopts Synopsys Proteus OPC for 28-nm Development
6 e7 g( Q: J$ P4 ?$ \3 [ | 3/23/2010
0 ]. G, B! c6 Z. B* c |
Synopsys Completes Acquisition of CoWare
' ` I/ E. `3 e9 v( c | 3/23/2010 3 P: |4 o2 B# e
|
IMEC and Synopsys Collaborate on 3D Stacked IC Development & E* w* X9 g% J
| 3/10/2010
& W4 m4 a; S" k |
Synopsys Galaxy Custom Designer Accelerates Analog/ Mixed-Signal Engineering Productivity with Built-in DRC Visualization and Correction
+ c2 W `$ C/ j0 `9 J2 r2 C | 3/10/2010
7 B9 F. H& x" c3 M9 l' Y |
Yamaha Tapes Out Graphics Chip with Synopsys Design Compiler Graphical
" T) y3 l* V! C, u( o! i, q3 _( W | 2/9/2010 4 v& t% |+ G) S$ }
|
APAC IC Adopts Synopsys Galaxy Custom Designer Solution for Analog/ Mixed-Signal IC Design Services
* t3 t; I t$ @* R3 u0 l | 2/8/2010 # a2 O* l: Z8 n0 r
|
Synopsys to Acquire CoWare " J0 J: b( f6 ~" ]
| 2/8/2010 / c5 q2 l7 q& ~; I! m* E/ T
|
Synopsys Acquires VaST Systems Technology
+ n1 v! {) \) c( N3 T* y# }. d | 2/3/2010 3 [# V/ z6 x \1 }' v
|
Synopsys Expands DesignWare IP Portfolio with MIPI IP Solutions 4 C3 S' b2 T, e+ i
| 1/25/2010
; V2 g$ v4 v, b j% h |
Synopsys Launches DesignWare HDMI 1.4 Tx/Rx Controller and PHY IP Solutions for 40-nm Process Technologies $ R8 l. S- l6 A
| 1/25/2010 8 |: }2 b7 z2 U" c, ~! L
|
Toshiba Information Systems Standardizes on VMM-LP Low-Power Verification Methodology
( t5 [' _9 _! j5 O | 1/25/2010 2 L# _, x5 J1 T0 q) H. P
|
Synopsys Announces DesignWare Protocol Analyzer for Verification of SuperSpeed USB 3.0-based Designs
5 ^7 r, ]- U! z% a# } | 1/13/2010 3 t2 `+ p1 b: ~% c- q
|
Synopsys Introduces SystemC TLM-2.0 SuperSpeed USB 3.0 Models 6 |4 ~# a M+ }1 ]) h+ c3 }
| 1/12/2010 : K: V3 D$ M0 t7 \3 v6 l
|
Synopsys Multicore Technology Speeds Timing Sign-Off by 2X # O% F- F! h4 z6 x
| 1/11/2010 # C6 _! K. ]2 m1 r* a( v: c4 z B
|