Chip123 科技應用創新平台

標題: indicate the top challenges in your team’s verification flow [打印本頁]

作者: ranica    時間: 2013-9-3 03:35 PM
標題: indicate the top challenges in your team’s verification flow
Please Check up to three... others (please specify): ...        or you don’t know?                1 `. u! I+ i# a- t* _& S
                       
" `, m: y1 o" L: TSimulation compile performance
+ Q. |1 P) Q8 _8 ]( p$ Q8 R) wVIP quality               
" y6 R% v! n/ n1 a/ B  O- FCoverage closure
* T/ p6 s  Q( Q8 L1 j- h: tEmulation               
6 j/ A- R! E. q0 p8 D# RConstraint random verification (using SystemVerilog)               
- T0 c) F3 y7 \) q4 x8 mRegression management
作者: mister_liu    時間: 2013-11-1 02:20 PM
Staff Hardware Based Design and Verification Engineering Lead
4 H( B0 s8 Z3 Y7 M+ a4 f' H" @# {: u. W, B
公      司:One world top EDA company
! U3 z3 [$ j& s) [# c2 ?工作地点:上海" _1 d' r1 k/ s2 k
0 V0 W+ ?1 `7 Z: L7 V# w! V, Y
Position Description:  
4 M" j! v; W1 |$ P! r/ \3 B/ q1. The Staff Hardware Verification Engineering Lead will be in charge of a team of field engineers to support advanced hardware based verification flow integration engagements with Cadence customers and provide easy-to-adopt packages and workshops to xx  field application engineers and customers alike. * x) s" V# }  k& |# b- f( p

# }. A4 u  a% `! J' ^+ W3 h' I2. He/she will focus on the technical aspects of the following hardware verification solutions for customer engagements as well as creating demos/workshops to train field AE and customers: 1 s. k# x* ]6 r/ q+ B1 E; m
(1) xx  Palladium HW Acceleration Platforms
+ ?& k) }# v! B' L: B2 u$ E(2) xx Acceleratable Verification IP portfolio
6 u  X4 V5 @7 r& ?(3) CVA product integration with other xx products such as Incisive Simulation and RTL Compiler for power analysis
5 O3 P# K2 \: F(4) HW/SW Co-verification solutions for SoC designs
作者: mister_liu    時間: 2013-11-1 02:20 PM
Position Requirements:  
! p  }3 L1 v4 S( F1. Experience:  - Z- g& S* k/ A9 a3 s
- Minimum experience required: 10 years  " h" T/ z8 D: q
- Expertise in RTL top-down design and verification methodology automation are required. This includes full hands on knowledge of writing and debugging Verilog, VHDL and SystemVerilog based D&V environments." L! Z; K- y1 U
- We would also like the candidate to have good knowledge of SoC design principles, embedded software development and HW/SW codesign and coverification.
* z9 S0 \% Q1 o% \7 ~7 U- Knowledge of UNIX, C/C++, other scripting programming languages ( Perl, TCL…) is highly desired 3 m/ B" [) X6 u4 W/ C
- Strong verbal and written communication skills in English are required    d4 r. T' P4 _6 O! _
- HW acceleration or In-Circuit Emulation or FPGA prototyping experience is a must
+ f2 j4 z# j* N: U- Hardware verification, including knowledge of HDL simulators and debugging simulations . H' g9 U5 C1 r9 F6 k0 V5 k
- Hands on experience with using design and verification languages like SystemC, SystemVerilog (IEEE 1800) and VHDL is a must.2 U- Y: \2 C+ T2 C0 z3 t7 T+ P  @
- Knowledge of embedded systems and software development for SoCs is a plus
0 P) z) T$ ~4 W2 u# r2. Education:  7 p, H7 x: h6 J
Ideally the person should possess the BS/BE level of understanding of CS or EE Engineering concepts  4 ^; h2 M" O5 |+ U
- Minimum Education Required: education level of BS with 10+ years experience (or MS with 7+ or more years experience).
; k4 Z* D0 R- f3. Travel of 30% of the time should be expected.
作者: tk02561    時間: 2013-11-19 08:58 AM
ASIC Digital Verification Engineer
* c2 p: H, G5 {5 p: b  Q公      司:A mobile chipset semiconductor company2 x* ^: W, B# `- f
工作地点:上海
# c) T$ _5 \! Y- h: ^- F3 z' x+ l; r5 s
" U7 y5 t; L, M% ^+ a# W) `  YResponsibilities:  
: T; y& w) w" Q: w0 ?  Make verification plan for one module or whole chip.  * T5 {6 Z. O6 z$ {1 e! j9 t
  Build up and maintain module-level and chip-level verification environment  $ Y/ C+ a3 U$ U" [
  Verify ASIC digital design based on case list, and output verification report.  
' T, p. o3 u6 ^" t, D" R  Also responsible for lint checking and formal verification.  
. S* p% l! F. M3 e$ y& \: m% ?
, Y% f9 G  E$ {5 @' P- xQualifications:  4 {( i7 q& {8 {
  Proficiency in logic verification.  
$ c& X2 O! z, v  Experience with Verilog logic design language.  
1 E( J8 _  T2 B; K* S5 z  Experience with high-level verification languages such as System Verilog, System C, Vera or Specman e language.  " z: I8 l7 q, h9 Z5 ~
  Experience with UNIX/Linux simulation tools such as IUS or VCS.  
: `  }5 g' I+ a& z2 Z9 D  Experience with C and C++ is a plus.  
( s( U8 d1 ~: b& o$ E5 o  Experience with C_SHELL, TCL or PERL is a plus.  
1 f- x# {, k7 W& b' `  Experience with UVM, OVM or VMM is a plus.  $ @5 I3 z. }4 u/ t
  Good knowledge of SOC design is a plus.  " S- `/ I/ r. {6 N& c; {0 f
  Good knowledge of software design is a plus.  
3 `: s# A8 H- F  Self-motivated and good team player.  
& ?0 N% S, Y' ?  V! R+ o6 v+ W  MSEE or BSEE with 2+ years.
作者: ranica    時間: 2013-11-26 09:29 AM
Staff Hardware Based Design and Verification Engineering Lead! Z3 |  ^8 |8 z

% g" N3 E, w: v9 N/ b0 L公      司:One world top EDA company9 `/ V; T% E3 [! S$ c6 o& w
工作地点:上海
! I& Q! u- P, R8 R$ Q3 I, j, b6 a# Q  f8 ^  Q
Position Description:  * b  V' J8 w! Q
1. The Staff Hardware Verification Engineering Lead will be in charge of a team of field engineers to support advanced hardware based verification flow integration engagements with Cadence customers and provide easy-to-adopt packages and workshops to xx  field application engineers and customers alike. 6 M5 o  D2 r9 r% G; f9 R% i

0 a& [- z+ [8 I" I2. He/she will focus on the technical aspects of the following hardware verification solutions for customer engagements as well as creating demos/workshops to train field AE and customers: . S9 X1 |0 t1 w' u, J/ l
(1) xx  Palladium HW Acceleration Platforms ; B0 y+ N/ J5 x" J* B& p" g. E
(2) xx Acceleratable Verification IP portfolio 6 K5 w) @9 {3 j- L+ n
(3) CVA product integration with other xx products such as Incisive Simulation and RTL Compiler for power analysis
4 B! E9 r5 k- O(4) HW/SW Co-verification solutions for SoC designs) c7 A' _6 ^% u$ v( R" T; K8 H
. s  u) P% ?! m. q8 a
Position Requirements:  
# l5 p( d( U- U% s) i1. Experience:  3 V6 {  P9 h7 q1 e7 U6 B
- Minimum experience required: 10 years  
" S& w% _5 W, |- Expertise in RTL top-down design and verification methodology automation are required. This includes full hands on knowledge of writing and debugging Verilog, VHDL and SystemVerilog based D&V environments.
# t% p  A& c" B. H: v' A7 t- We would also like the candidate to have good knowledge of SoC design principles, embedded software development and HW/SW codesign and coverification.
! J4 b5 A5 f: _9 V4 [- Knowledge of UNIX, C/C++, other scripting programming languages ( Perl, TCL…) is highly desired ; |/ n" H8 ^/ k5 O3 [- q
- Strong verbal and written communication skills in English are required  $ l$ x2 Q+ g6 t
- HW acceleration or In-Circuit Emulation or FPGA prototyping experience is a must
# d8 L) H* }( G- Hardware verification, including knowledge of HDL simulators and debugging simulations 3 N0 {( i5 v+ H4 ]
- Hands on experience with using design and verification languages like SystemC, SystemVerilog (IEEE 1800) and VHDL is a must.0 g! M- M6 E2 f
- Knowledge of embedded systems and software development for SoCs is a plus
8 c' J+ b; Z5 V. A2. Education:  ) o. E6 [% c8 J. u* {5 O
Ideally the person should possess the BS/BE level of understanding of CS or EE Engineering concepts  * }4 q6 F, a5 J- z& H# x5 L
- Minimum Education Required: education level of BS with 10+ years experience (or MS with 7+ or more years experience).
0 l- J4 ?1 e, c  U: X9 U$ P0 O3. Travel of 30% of the time should be expected.
作者: ranica    時間: 2013-11-26 09:30 AM
Lead Physical Design Engineer(Shanghai)
2 y6 [' U, ^0 r: C. k; Y* Z; l6 L( X1 C
公      司:One world top EDA company+ T5 X* i8 z/ q' O
工作地点:上海
; s- A2 L' R+ z2 `1 s5 c" e
, ^0 [+ P; Q1 r7 s% b# A职位描述
" X* {( W1 z) O4 Q( u! f" k-Perform physical design implementation, including synthesis, floor planning, power grid design, place and route, clock tree synthesis, timing closure, power/signal integrity signoff, physical verification (DRC/LVS/Antenna), EM/IR signoff, DFM Closure, and physical design project management.& q+ e9 t! V2 j: a1 t& s
-The candidate will have the opportunity to work on many varieties of challenging designs, i.e. low power and high speed design. The responsibility includes participating in or leading next generation physical design, methodology and flow development.4 x+ |2 I# W. w' U

+ x8 h, g4 I& G* o职位要求
: _5 g$ ?& f7 t" ]& N. ]1. BS degree with 10+ years of applicable experience, MS degree with 7+ years of applicable experience in electrical engineering, microelectronics.
- q/ K2 O5 i% s1 W+ f- `  C0 O7 g2. Experienced with ASIC design flow, hierarchical physical design strategies, methodologies and understand deep sub-micron technology issues.
3 H. G# [9 y$ O: j' L* E3. Solid knowledge on LP Design, DFT, static timing analysis, EM/IR-Drop/crosstalk analysis, formal verification, physical verification, DFM. ; b' O; p  J6 J/ j0 Q1 j9 M
4. Successful track records of taping out complex, 65/40/28 nm SOC chips.  
/ F8 p4 k) ?' y5. Automation and programming-minded, solid coding experience in Makefile/Tcl/Tk/Perl. 0 [+ M: L1 P  W9 n6 N2 M  ]
6. Self-motivated, able to work independently or as a team player, excellent verbal and written communication skills in English




歡迎光臨 Chip123 科技應用創新平台 (http://chip123.com/) Powered by Discuz! X3.2