Chip123 科技應用創新平台

 找回密碼
 申請會員

QQ登錄

只需一步,快速開始

Login

用FB帳號登入

搜索
1 2 3 4
查看: 15811|回復: 8
打印 上一主題 下一主題

[經驗交流] 十項全能 vs. 三項鐵人?Layout達人如你未來最需要加強哪三項吶?

  [複製鏈接]
跳轉到指定樓層
1#
發表於 2008-11-8 11:20:14 | 只看該作者 回帖獎勵 |倒序瀏覽 |閱讀模式
佈局工程師應該成為十項全能冠軍!?  26 / 250464 c( _% {( S: E9 _
佈局工程師必須要多懂一點其他專業知識和提升能力?
+ _6 J5 H7 y% u7 B5 |2 M8 J. u4 x內行的人看門道,外行的人看熱鬧?+ q  W# t' o+ O

9 |/ x4 p- i* A* ?* W, playout engineer 的職場競爭力、專業知識地圖、被利用價值...?
單選投票, 共有 105 人參與投票
您所在的用戶組沒有投票權限
分享到:  QQ好友和群QQ好友和群 QQ空間QQ空間 騰訊微博騰訊微博 騰訊朋友騰訊朋友
收藏收藏 分享分享 頂3 踩 分享分享
2#
發表於 2008-12-9 11:19:24 | 只看該作者
其實以我自己 layout 的經驗來說,只有 APR & fully layout 之分,其他都是架構在 fully layout 中,只是強調的重點不太一樣.: W0 {! H% `; k0 x8 o5 X# l& }
以個人來說,我比較想學的順序是:1. 懂不同的command file編寫  2.懂專案規劃floor plan  3.懂不同的APR操作和設定.! W* r8 @7 M. h3 ~$ E6 q6 U
因為了解 command file 的編寫方式,能夠幫我在 layout 的同時,提醒自己一些注意事項,減少debug的時間(當然是已經熟記& 符合rule的狀態下);; z3 a; o; Q+ l5 j% x2 L, }- [
懂專案規劃floor plan ,可以避免因規劃不當,導致 block 因需要配合其他人的而需重 layout 的情形,少跑一點冤枉路;) B, |# ^: d3 s* r, {
學習 APR 是想讓自己在 layout 領域中更加完整;必竟多學一樣技藝在身,就多一項優勢;至少在整合 chip 時,有小問題就可以處理,不需要處處麻煩別人;提問問題時也不會雞同鴨講.  X9 v- V% e" q
這是個人的一點想法,供大家參考參考!!

評分

參與人數 1感謝 +10 收起 理由
james8627 + 10 講得太好了!!

查看全部評分

回復

使用道具 舉報

3#
發表於 2008-12-10 16:49:09 | 只看該作者
楼上说得不错
回復

使用道具 舉報

4#
發表於 2011-11-14 16:18:46 | 只看該作者
招聘公司:A famous IC company$ ]1 |5 j4 k% K4 t: [$ z1 G  L! a2 E
招聘岗位:Layout Designer3 b' V+ d! P0 `" U
工作地点:Shanghai7 j8 w+ p, ?' w& [: o/ A  P6 Q
岗位描述:" R" x) Y) I, D6 x$ R) ]

2 n8 j% z, G: [+ d$ [Work effectively with designers to understand key layout constraints Floorplanning and layout of custom analog cells Run Assura DRC, LVS, RCX at block and chip levels Hold layout reviews of completed cells Solid understanding and experience of 180nm, 130nm, 90nm, and deep sub-micron processes, IC layout methodology/techniques. Strong experience in CMOS/BCD process and custom analog layout. Experience with Cadence layout and physical verification flow (Assura) 2-5 years of layout experience Understanding of layout considerations pertaining to matching, noise shielding, and latchup in analog, mixed signal and digital circuit Experience in performing DRC, LVS, RCX, LVL, and other complex checks needed for tapeouts Handling of large place and routed blocks and integrating it with the analog blocks is a plus knowledge on putting large complex mixed-signal chips together a plus Excellent communication and interpersonal skills. · Experience with analog mixed signal circuits
回復

使用道具 舉報

5#
發表於 2011-12-13 09:21:24 | 只看該作者
招聘公司:A famous analog IC company
# W% |; u$ s3 D# {" ^( t招聘岗位:Mask Designer / Physical Layout Designer
! N/ I6 u. z! }+ M, p+ a# U工作地点:Hangzhou
0 z; _- L' ~+ O7 f$ O  u+ M- S- ^! B; D0 ?: b
岗位描述:  l+ p/ J' k. w. l
Position Overview XX Technology Corporation is seeking an enthusiastic Mask Designer / Physical Layout Engineer in our Hangzhou, China Design Center. We develop a wide range of high-performance power, analog, and mixed-signal ICs using our unique Bipolar, Bi-CMOS, and CMOS processes. We compete in a wide range of markets including:
4 |! k! C3 ]% |9 j" ?+ d3 O7 f6 W7 p  F3 X% {& J, ?( [0 i* H( ]+ g
• DC/DC Converters • High Resolution Data Conversion • Interface Products • Portable Power Management • Hot Swap Controllers • High Performance Amplifiers and References • Automotive Electronics
6 P* F& D) G4 g9 u- e& `& j6 N) y: ~" _: @+ P7 W9 l' M
Responsibilities include (but are not limited to): & r% P6 Y6 ~9 b  I
• Layout schedule estimation.
* z0 D/ N6 r1 T( J4 C& ]# z- q. M6 f• IC layout floor planning.
" \0 B6 A5 l+ E* V6 E8 v• Layout of analog and digital circuits.
! u7 n. B7 A, K+ n2 i& i• Cell level verification and parasitic extraction. . _- x! T5 o! j: {1 ^
• Chip/Top level routing and interconnect. / S4 E. J: u7 s) Q% T8 u7 `/ l: d
• LVS and DRC checks using Cadence Dracula and Assura. , x' o3 [% r" z/ X4 W$ M2 ^7 s0 r
• Tape out/Stream out/PG.
回復

使用道具 舉報

6#
發表於 2011-12-13 09:21:38 | 只看該作者
职位要求:
4 `* v* `; F2 x0 l/ e+ [: BRequired Skills The ideal candidate must have the following key requirements for this position:   F( V& v, K7 M- p" z# Q

% q; ~& e' m* y  k* Y/ b1 p  H• Bachelor or master’s degree in Electrical Engineering or related major. 5 M- ]( m, n6 c( w8 z- p' Y; g
• Five years of relevant IC layout experience.
" S" m* c% @2 g$ }4 `• Strong background in analog layout.
5 @# t6 f0 {; Y3 [- O9 `  Q• Familiarity with Cadence tools (Virtuoso, Layout XL, Assura, Dracula).
: Y0 n$ s+ x( u  |. Y* z• Layout experience with bipolar, CMOS, and BiCMOS technologies.
4 J5 ^$ m* z. y( t" X, K; g; d8 ]• Working knowledge of Linux operating systems.
: K" r( E. f9 {1 u• Experience with full chip layout including PG to the mask shop.
2 Z8 f+ ]7 c5 Z3 y8 h• Knowledge of semiconductor device and fabrication principles is a plus.
7 D1 f4 _2 W% u6 Q• Ability to work independently.
6 J+ h9 A' m2 V8 c, ~/ w, n• Great attention to detail, communication skills, well organized
回復

使用道具 舉報

7#
發表於 2012-3-1 15:54:49 | 只看該作者
招聘公司:A famous European IC company2 z  n2 `! q' ?2 o( E8 G% t
招聘岗位:Layout design engineer
/ H5 ]1 R4 d: V工作地点:Shanghai
$ V" M* u5 `/ ]3 V. D
0 m0 E# e9 N) K( C; h5 W9 F% R# P9 n岗位描述:0 y) J$ z8 i9 {, w
Roles and Responsibilities Full-custom layout of analog and mixed-signal circuits Estimation of efforts and schedules for layout projects Floorplan generation for analog layouts Optimization of analog layouts for low parasitics and low area Close cooperation and interaction with international teams
+ v  @( K; r$ N' S2 }3 }+ H" a
# Y+ O! r9 ~' ?, m$ \" B3 a0 Y职位要求:- v& T( W: p8 t& W* W+ e9 q
Qualification Requirement (e.g. Education, Working Experience, Knowledge, Skills, Language, Competence, etc) Bachelor or master degree in Electronics, Communications, Computer Engineering or equivalent, 3+ years Experience in analog full-custom layout (CMOS) Experience in running DRC, LVS, and PEX preferably with Cadence Virtuoso Understanding of CMOS process flow Self motivated, excellent communication skills and team spirit English written and verbal Willingness to work and interact in international teams
回復

使用道具 舉報

8#
發表於 2012-4-13 13:32:43 | 只看該作者
基本上前九項,layout 都應該都要會,不一定要熟練到精,應該沒有layout十項全能2 V: u3 @; G& [9 d. M) l

: i9 l* j2 I' E" ^但第十項,就不一定了,因為有些公司RD會自己plan ,你最多建議RD 你的看法而已,
7 r" d+ [% J, k8 n! J& ^& w) b* i) o! e% D/ z  e6 d
不然丟一句話"IC出問題誰負責"~~不就吃不玩兜著走嗎??
回復

使用道具 舉報

9#
發表於 2016-7-6 13:53:51 | 只看該作者
未來越來越精密的製程,數位APR部分相對未來越占更高的比重
回復

使用道具 舉報

您需要登錄後才可以回帖 登錄 | 申請會員

本版積分規則

首頁|手機版|Chip123 科技應用創新平台 |新契機國際商機整合股份有限公司

GMT+8, 2024-12-29 08:03 AM , Processed in 0.187011 second(s), 23 queries .

Powered by Discuz! X3.2

© 2001-2013 Comsenz Inc.

快速回復 返回頂部 返回列表