SVTC Technologies Selects Synopsys' Manufacturing Tools to Accelerate Time to Commercialization | 7/14/2010 |
Open-Silicon Integrates 50 DesignWare Interface and Analog IP Products with 100% Silicon Success | 7/7/2010 |
ARM, IBM, Samsung, GlobalFoundries and Synopsys Announce Delivery of 32-/ 28-nm HKMG Vertically Optimized Design Platform | 6/17/2010
6 m) b z2 e- s- j7 B |
PrimeTime 2010 Scales Timing Analysis Beyond 500 Million Instances | 6/17/2010 |
Synopsys Delivers Optimized Lynx Design System for Common Platform 32/28-nm Technology | 6/17/20100 L8 h' U" j1 Y: M
|
Synopsys Unveils Galaxy Characterization Solution for Standard Cells, Complex Macros and Memories | 6/17/2010 |
Synopsys Unveils StarRC Custom 3D Extraction Delivering 20X Speedup | 6/17/2010 |
Synopsys Delivers Comprehensive Custom Design Solution for TSMC Analog/ Mixed-Signal Reference Flow 1.0
& ~ _: G( U/ u) M- p | 6/11/2010 1 D, G$ A1 Z% ~& n) u
|
Synopsys to Acquire Virage Logic " n' v& b# i( ~* D# s" D$ R' \
| 6/11/2010
! E* _( W, ?6 N: r |
Synopsys and IEEE-ISTO Launch Technical Advisory Board to Evolve Interconnect Modeling Standard n" O3 _1 G, j! l2 N" @2 L
| 6/7/2010
% S0 E: s7 [) a+ C2 C9 ]% U4 B |
Synopsys Announces Synphony HLS Support for Xilinx Virtex-6 FPGAs
+ w$ p4 @: ^% \ | 6/4/2010 . i! @8 f# k: O$ w) e: i1 d
|
Synopsys Press Publishes "The Ten Commandments for Effective Standards"
# a1 K/ U" |: _, Y+ K) Z$ E1 r3 g | 6/4/2010 % l; \' B) U, S; f5 h* @- ~7 N+ V5 H' O
|
Synopsys Collaborates with SMIC to Deliver USB Logo-Certified DesignWare USB 2.0 nanoPHY in SMIC's 65-nm LL Process Technology
- U8 W3 n# V4 \ | 5/13/2010
5 q) U+ J' T d' h) n |
Latest Synopsys IC Compiler Release Delivers More than 2X Speed-Up, Enhanced In-Design Technology and Production Support for 28/32nm
: [0 I8 I5 p Z+ D H | 5/7/2010 ' P) \+ |9 R- ^0 \7 N4 M
|
Synopsys Unveils Ethernet Controller IP with New Audio Video Bridging Feature
$ {1 d2 K3 Y4 @) L ?$ F( ] | 5/7/2010
8 q2 y+ |/ D& e3 K- i8 }+ C |
Synopsys Launches Industrys First MIPI DigRF v4 IP $ m7 t- T* A; o) h% j. | D
| 5/3/2010
; `! J% e, d$ `; X' v+ W |
New Synopsys Universal DDR Controllers Improve Performance and Reduce Cost of Embedded DRAM Interfaces 6 D! `) a6 v- d3 ~5 L* m
| 4/28/2010 8 V3 R) q d8 l9 U
|
Synopsys Announces Support for Actel's New SmartFusion Intelligent Mixed-Signal FPGAs
0 H% {( A$ W9 m | 4/22/2010
+ X( g+ X' P7 R; q' ?3 o4 I |
Synopsys Introduces the HAPS-60 Series of Rapid Prototyping Systems
$ L% n& C. P: m7 w6 \& d) z | 4/19/2010 + n- U o6 @' [
|
Synopsys Expands IP OEM Partner Program with Two New Members $ l1 m3 y; `6 P2 Y- l
| 4/14/2010
9 \ \/ W: [( d7 F \+ D' \ |
Synopsys DesignWare DDR multiPHY IP Supports Six DDR Standards In a Single PHY
) V0 ]# y7 d. b+ p; O G G | 4/7/2010 & F, b1 c; u3 T8 V0 W- h3 w1 u
|
Synopsys' DesignWare SuperSpeed USB 3.0 IP Receives USB-IF Certification - F- ?2 k( x, H- ]" i
| 4/5/2010
: r3 ]" l" z$ I8 L# H% z |
SiliconBlue Selects Synopsys as FPGA Synthesis Partner for Its iCE65 mobileFPGA Family
! u; G2 c, b! k. { | 4/1/2010 / I V/ N( K& w. e
|
Synopsys Galaxy Implementation Platform Enables First-pass Silicon Success on Infineon's 40-nm X-GOLD 626 Wireless Product
4 p8 w3 L9 R( w1 f( E0 G/ g | 3/30/2010 , j0 }, l9 U( z7 t& r+ Z
|
Design Compiler 2010 Doubles Productivity of Synthesis and Place-and-Route
4 |+ m! O' {8 j | 3/29/2010 $ l; [$ u0 b8 z4 ]6 J% l: m
|
Nationz Technologies Achieves First-Pass Silicon Success with CustomSim Mixed-Signal and VCS Functional Verification Solutions 6 b7 x, [# u# P
| 3/23/2010
% E) _, }( A y7 l& G" v% F- D |
Renesas Technology Adopts Synopsys Proteus OPC for 28-nm Development 7 m6 }$ \ @4 X0 U, p$ A" l
| 3/23/2010
( C( h: M$ \" y6 G2 g. R! A- d |
Synopsys Completes Acquisition of CoWare
5 C. j8 U' J* [1 X, A" f | 3/23/2010
9 i3 y" r( u7 F* i; |- [ |
IMEC and Synopsys Collaborate on 3D Stacked IC Development
7 @4 S9 B- m1 q | 3/10/2010 ( d+ b# N! E8 D, \9 x
|
Synopsys Galaxy Custom Designer Accelerates Analog/ Mixed-Signal Engineering Productivity with Built-in DRC Visualization and Correction
0 L! q: H2 A# Q6 x2 n | 3/10/2010 ' o7 S$ M4 \ T/ x
|
Yamaha Tapes Out Graphics Chip with Synopsys Design Compiler Graphical
6 }. p9 C V4 A; Y+ K | 2/9/2010
: N6 l/ e+ \3 W0 @* ^% S" g5 p |
APAC IC Adopts Synopsys Galaxy Custom Designer Solution for Analog/ Mixed-Signal IC Design Services
) ?7 B- ~( j- A* }; N m6 d% Z | 2/8/2010
/ K7 A; \& I" m9 R; _ |
Synopsys to Acquire CoWare
4 ]& F4 b0 b3 O, ]8 r | 2/8/2010 O, ^2 n& R# a$ N
|
Synopsys Acquires VaST Systems Technology
y0 A- w1 r8 G" c& } | 2/3/2010 8 W" v l5 |6 C# z5 \2 {) I/ a
|
Synopsys Expands DesignWare IP Portfolio with MIPI IP Solutions
2 Z! b: `) s+ C9 l | 1/25/2010
% _) ~5 P5 A+ p' c0 Z. `- ] |
Synopsys Launches DesignWare HDMI 1.4 Tx/Rx Controller and PHY IP Solutions for 40-nm Process Technologies
! h* c1 T3 L1 a2 w; h7 \ | 1/25/2010 5 U9 K" q1 w5 W0 w
|
Toshiba Information Systems Standardizes on VMM-LP Low-Power Verification Methodology
0 f& Z5 W5 h5 a" n- z( u | 1/25/2010 % n4 {; `: Z2 {4 |5 K4 ^' F3 G
|
Synopsys Announces DesignWare Protocol Analyzer for Verification of SuperSpeed USB 3.0-based Designs
2 E+ V# o. F7 k5 h0 d" ]! |; ? | 1/13/2010
0 ?3 u m& n- h7 A, S# U |
Synopsys Introduces SystemC TLM-2.0 SuperSpeed USB 3.0 Models
, c$ t" |2 ~5 O2 p6 c2 G | 1/12/2010
0 P8 l' D" X# l4 g5 a |
Synopsys Multicore Technology Speeds Timing Sign-Off by 2X / |7 \5 ~! K7 d' {7 v9 z$ {0 P1 N
| 1/11/2010 0 K9 L2 S0 \; |( F8 d
|