Chip123 科技應用創新平台

 找回密碼
 申請會員

QQ登錄

只需一步,快速開始

Login

用FB帳號登入

搜索
1 2 3 4
查看: 6599|回復: 14
打印 上一主題 下一主題

Which verification IP products are you using for your current design?

[複製鏈接]
跳轉到指定樓層
1#
發表於 2013-9-5 14:17:29 | 只看該作者 回帖獎勵 |倒序瀏覽 |閱讀模式
Check all that apply, or if you don't know?
多選投票: ( 最多可選 3 項 ), 共有 0 人參與投票
您所在的用戶組沒有投票權限
分享到:  QQ好友和群QQ好友和群 QQ空間QQ空間 騰訊微博騰訊微博 騰訊朋友騰訊朋友
收藏收藏 分享分享 頂 踩 分享分享
2#
發表於 2013-11-19 16:45:12 | 只看該作者
新思科技推出ARC HS處理器  因應下世代嵌入式數據和訊號處理系統(Embedded Data and Signal Processing Systems)
1 h# j( L6 k! u& a1 `可達到最大之DMIPS/mm2面積效能以及DMIPS/mW執行效率 9 \; E. x' u$ k9 u4 R  o

& h. j5 [4 _1 `  Q6 K+ a6 g4 R重點:
, }- \3 B( ]. k# e6 \8 Q, G3 A4 t·      DesignWare ARC HS34和HS36核心為建構在具可擴充性的ARCv2架構之高速低功耗處理器的新系列產品。
  N  Y# U1 x, j- V7 I" e' L·      在一般28奈米製程中,新的32位元核心能提供超過4200 DMIPS的處理能力,而且只耗用低於85毫瓦的功耗以及0.15 mm2的矽面積。3 x9 g; D3 N( }0 b/ Q1 r9 j
·      其高度可配置性讓用戶能為特定的嵌入式應用(如連接網型家電、汽車、SSD和家用網路等) 客製核心。
) `5 W6 F' |% H; g. u# W' m·      客製指令讓設計人員將專屬硬體加速器整合至處理器中,達成整體系統效能的優化並減少記憶體使用空間。( m. v: [) {  L+ X* x
·      其開放架構支援記憶體的緊密耦合以及支援直接映射(direct-mapped)的周邊裝置,可降低系統延遲(system latency)和減少功耗及矽面積。/ V0 S9 Y# K9 ]8 Q
·      軟體開發工具、作業系統以及來自新思科技和第三方合作夥伴的中介軟體構成廣泛的產業生態系,可加速以ARC為基礎之系統設計。
3 m0 h4 s  w8 Z( w9 [4 @  S  w) @1 [( M, i+ [+ F$ v
(台北訊) 全球晶片設計及電子系統軟體暨IP領導廠商新思科技(Synopsys)近日宣布,推出全新DesignWare® ARC® HS處理器系列產品。32位元ARC HS34和HS36處理器是目前最高效的ARC處理器核心,在一般28奈米的矽製程中,能以高達2.2 GHz的速度提供1.9 DMIPS/MHz的處理能力。新的HS處理器能讓功耗效率(DMIPS/mW)及面積效率(DMIPS/mm2)達到最佳化,同時執行高速數據和訊號處理作業,能充份運用在SoC中使用的嵌入式處理器,以符合固態式硬碟(solid-state drive,SSD)、連網型家電(connected appliances)、汽車控制器、媒體播放器、數位電視、機上盒(set-top box)、家用網路等產品的需求。
回復

使用道具 舉報

3#
發表於 2013-11-19 16:45:39 | 只看該作者
Abilis Systems公司執行長Yves Mathys表示:「為了符合日新月異的數位電視市場需求,我們的設計團隊在低功耗、低成本條件下,達到高效能的要求。新思科技的ARC HS處理器進一步提升我們嵌入式設計的效能及功耗表現,並且還能大幅縮減晶片面積。同時,藉由ARC軟硬體開發工具以及第三方的支援,讓我們的設計能依照既定時程進行,這也是能如期推出新的數位媒體產品的關鍵。」
. _+ d' _1 @* I
; ~4 Z5 M1 d* N; g可擴展效能 (Scalable Performance)
' ^" S9 |2 E! K% g9 \2 ?/ ~
* L4 r9 S) t+ x, H1 ^- l% E. }新的ARC HS處理器系列使用新一代ARCv2指令集架構(instruction-set architecture,ISA),能在極低功耗下,實現高效嵌入式及高度嵌入式設計,同時使用的矽面積也相當精簡。運用於一般28奈米製程中,HS核心僅耗用0.025mW/MHz,且使用面積最小可達0.15mm2。該核心具備高速的10級管線(10-stage pipeline),支援亂序執行(out-of-order execution),進而將閒置處理器周期降至最低,且讓指令吞吐量(instruction throughput)達到最大。精密的分支預測(branch prediction)以及後期ALU能提升指令處理的效率。為加速數學函數的執行,ARC HS處理器讓設計人員可以選擇執行硬體整數除法器( integer divider)、64位元乘積指令、乘積累加(multiply-accumulate,MAC)、向量加法和向量減法,以及可配置IEEE 754浮點算數單位(單/雙精確度或兩者兼具)。
7 T" g# a& Y* s) _9 K! A& o  c1 J# B2 |/ C7 Y
與前一代的ARC核心相較,ARCv2核心可提升程式碼密度(code density)達18%,進而減少記憶體需求。新的64位元雙倍載入/雙倍儲存之非等齊記憶體(unaligned memory)存取能力可加速數據移轉,透過這項功能,HS處理器能支援緊密耦合(close coupled)記憶體以及指令和數據緩存(只限HS36)。此外,針對需要更高階的記憶體可靠度和記憶體保護的應用,客戶也能額外選擇適用於處理器中所有記憶體的錯誤校正碼(error-correcting code ,ECC)硬體。
回復

使用道具 舉報

4#
發表於 2013-11-19 16:45:59 | 只看該作者
Linley Group首席分析師Linley Gwennap表示:「如果不考慮功耗和電晶體預算,要設計出高效能的處理器並不困難。但處理器若要滿足面積小、有效率,能提供足夠效能因應當前需求,同時還要留有空間以因應未來的成長,設計難度便提升很多。為了讓用於嵌入式應用的ARC HS核心達到最佳化,新思科技提供彈性極大、能讓SoC設計人員自行調整的CPU,在使用較少電晶體和功耗的情況下,達到高吞吐量。它的強大功耗效率以及低成本,可有效協助嵌入式系統的開發人員。」
* h" k6 a+ y3 X5 w3 ?; U3 r* ]. a  ?2 L/ S" G
可配置和延展性 (Configurability and Extensibility)
# a& V: R+ [: T4 [" d- f3 F4 o: v* f2 o( s: L
具備高度可配置性的ARC HS處理器可協助設計人員調整其SoC核心的每個資料事例(instance),以達到效能、功耗和面積的最佳平衡。用戶能將指令定義擴展至處理其專屬硬體加速器整合的處理器管線,如此可大幅提升特定應用(application-specific)的效能,同時降低功耗及所需的記憶體。原生的ARM® AMBA® AXI™ 和AHB™標準介面能進行32位元及64位元兩種交換處理的配置,使系統吞吐量達到最大。透過單週期存取(single cycle access),SoC的周邊裝置能直接映射(direct map)至CPU,如此可減少系統層級的延遲並讓硬體整合達到最大化。HS34與H36核心能實現處理器與系統的效能優化,藉此讓設計人員設計出具差異化的產品,同時降低實作成本。 0 R. h# |; T5 J! K" O% H% x

6 Y" k$ ]" m$ L強大的軟體開發支援
$ S# e4 e/ Q- E5 F- c' D
: D* X* U% _' w8 }* S新思科技MetaWare開發套件支援新的HS核心,這套完整的解決方案用於進行ARC處理器中嵌入式軟體的開發、除錯(debugging)及優化。該套件包括可產生高效率程式碼的優化編譯器、讓軟體中的可見性(visibility)達到最高的除錯器,以及作為預先硬軟體開發的快速指令集模擬器(instruction set simulator ,ISS)。另外也提供100%週期正確(cycle-accurate)的模擬器(simulator),用以達成設計優化及供驗證使用。支援HS處理器系列的作業系統(OS)包括新思科技的MQX  RTOS── 能實現最佳確定性反應時間(deterministic response time)及記憶體效能的全功能即時作業系統(real-time operating system)。使用者可從參與「ARC存取計畫」(ARC Access Program)中之合作夥伴,取得由第三方所提供的額外軟硬體工具,方便進行ARC HS處理器的軟體開發。這些軟硬體包括:由Ashling Microsystem及Lauterbach提供的先進除錯工具,以及Express Logic提供的ThreadX RTOS。
8 q) q8 q3 b  m! p+ `' `; r! q. n# i( u# j( e7 n
新思科技IP及系統行銷副總裁John Koeter表示:「每年ARC 晶片的出貨量超過13億個,我們深知新世代電子裝置所需的處理器必須同時達到高效能與低功耗、低面積的目標,而ARC HS處理器系列可有效符合這些需求。HS34與HS36核心的推出,代表ARC產品組合的大幅精進,也顯示新思科技致力於擴展ARC的產品規劃,以滿足設計人員對於嵌入式設計不斷改變的需求。」
回復

使用道具 舉報

5#
 樓主| 發表於 2014-2-14 14:05:12 | 只看該作者
Principle Verification Engineer
5 i4 B. e" D7 e1 Y0 P( D: f公      司:One world top EDA company
2 Z/ K; A; H- y工作地点:北京: K7 s0 ], e0 `2 N# R) \

9 L0 [& ?# p( Y( s" m' cPosition Description:  
# G# G* N0 T* h2 C" T+ o& v+ e8 {' yDeliver/implement advanced verification solutions by utilizing XX’s Incisive Verification product portfolio. The engineer should be able to act as a strong team member and contributor, leading team projects and initiatives. Exercise judgment within generally defined practices and policies.
8 Q. u: K& ]5 S- N$ L- n* N& l' Z7 r! [4 R  H& K2 ]
Specific duties include:
2 V' ^5 L9 F" `( P, }; V--Deep understanding on ASIC/SOC design flow
  T" X' _0 @5 Z+ d. k: ?' g--Excellent knowledge of advanced verification methodology like eRM/OVM/UVM 9 x, X2 t3 @- c: Q* l/ i5 t- }( Z
–Familiar with XX’s Incisive Plan to Closure Methodology (IPCM) & {& S# P5 a% I$ n5 J' C) z# ?
--Proficiency in System Verilog, System C and/or e (Specman)
; C/ J5 O/ D1 Q" q$ j8 T1 Z–Developing and using Verification Components (eVC,OVC,UVC,VIP) 5 ^+ p/ ~& Z, x- e& V4 L! o
–Developing and using assertion based verification and formal analysis methods & b+ j$ K1 |& _# q9 ^
--Skilled in scripting language,such as Perl,C shell,Python,Makefile
8 G1 Z8 e* C. J5 @) x0 W–Assessing the project verification requirements
, U' s3 T9 r( e1 `–Operating in a lead role regarding architecting and implementation of project verification environment/solution.9 w- g( P- ?9 ~/ z: q: r. j
–May coordinate/lead others within the scope of a defined project
回復

使用道具 舉報

6#
 樓主| 發表於 2014-2-14 14:05:19 | 只看該作者
Position Requirements:  
% p) }# j6 B5 R& g' h4 NEssential Qualifications:  7 n, N% J$ ^& f$ q' U* V: l
- BS degree with 5+ years of applicable experience,MS degree with 4+ years of applicable experience in electrical engineering,microelectronics,comparable engineering science or solid state physics. 1 A: v5 _7 w. T; r9 t+ s
- Essential that the individual demonstrates strong communication,verbal and written. Requires good communication skills in English.( K5 q/ l+ O" M6 ?' Z4 f
! K7 p( R' `( i* M, Z
Desirable Qualifications:  ; r. a& O2 Q, U. r
- A minimum of four years relevant experience in industry. ( y* b# J3 u  s1 h
- Will have demonstrated hands-on experience and expertise with Cadence verification design tools or equivalent tools, flows and methodologies required to execute a verification project.5 t+ M1 Q  L  e" ]; f3 I- v% E
- Will have demonstrated successful completion of 6+ verification projects as an individual contributor * L8 g9 L9 T/ D/ u8 f5 `; Q1 b
- Will have DDR project verification experience
回復

使用道具 舉報

7#
 樓主| 發表於 2014-2-14 14:06:13 | 只看該作者
Integration Engineer8 ^, L* a/ X( A8 K' t" @% Q3 _
公      司:A MEMS IP service Company3 F. T9 d* q8 E: O
工作地点:苏州
* g0 B4 \4 D' B
$ n; g! z$ a( y) o8 vJob Description:
2 ?2 m9 q" i; W' r  x·         MEMS Technical/Integration expert for consulting customer projects  
6 b  a- Y' }6 c' E8 a' ?7 b" L3 G·         Hands-on work doing  , O7 q5 ?0 W. y3 @! z* p
o    MEMS process engineering, process integration, simulation and basic design : s" b4 a2 u7 f) H7 C
o    DOE design, Data Analysis and Report Generation 0 l9 T5 ^7 u& Z7 \. g  h
o    MEMS bench testing and device testing
# y& s# W! e) w' |; |( ~o    Project Planning/ Scheduling  # Y. @4 [5 g6 }5 B# @
. g( D3 z1 S! T# s$ f/ f
Job Summary: , b( ^; s# j) N3 j. a: [  U( B
·         The engineer will serve as a MEMS Integration/Test engineer to support customers in demonstrating concept and feasibility of new MEMS devices and technology using company’s IC and customer IP.- P, w) Q: S) [$ a# a. F
·         The engineer will use, and help customers to use, the Company’s IC Technology Development Process (TDP).
9 g+ U2 W: S* p·         The engineer must have a strong background in MEMS process, integration, bench test, inline e-test, test program creation and have a strong understanding of test requirements/parameters. $ P  Q* f2 Y. s+ o! J
·         The engineer will help with basic MEMS design and simulation tasks.  " h: D% Y) W  {. `* J
·         The engineer must be aware and sensitive of IP protocols to accomplish tasks including protection of foreground IP of the customer and development of foreground IP for company’s IC following contractual obligations. 8 t" P0 x: ^, O5 B7 {! h+ a
·         The engineer is expected to work collaboratively with the customer in order to establish detailed project plans and deliverables, and to conduct engineering work with the customer.
回復

使用道具 舉報

8#
 樓主| 發表於 2014-2-14 14:06:23 | 只看該作者
Key Tasks/Duties/Responsibilities of this Position:
, c3 ?6 ^5 Q# Y8 N6 y( N·         Serve as a technical expert to the customer by helping them plan and carry out engineering work required to make the customer product successful and manufacturable.% d5 Q' ^3 D2 P& _  o
·         Create reports and present the results to the customer, writing summary reports and presentations, and attending selected technical conferences.0 B1 x9 D6 C1 e9 I

: a& |# D( G- Z1 }- ]% A! T! a/ t! CRequirements ! c5 a2 i7 u# r' U1 y/ G# Z8 D
·         B.S. (M.S. or PhD preferred) in Materials Science, Electrical Engineering or Physical Sciences : J$ d: {- |' t5 U$ f: a9 s+ [
·         Strong ability to read, write, and speak English and Mandarin
, N  T5 _# C, K·         Experience as a consulting engineer would be very desirable. 6 ~6 u% K/ g6 |$ k3 O8 P
·         Experience doing MEMS device modeling using ANSYS, Coventor, or other similar tools would be very desirable.1 c7 `  b( a& v- K  h& R
·         Experience with basic MEMS device design CAD tools would be very desirable.
* Q% e6 e. M9 j$ E4 K·         Requires > 7years’ experience in advanced MEMS/semiconductor process and integration technology development and testing.   P  d- L% j4 t" |! V# b: `
·         Requires deep knowledge of advanced MEMS semiconductor processing, integration and device design, and process flow creation and electrical result/Failure analysis evaluation. 4 \3 s. H" M( t" ~# [& e+ \
·         Background in device physics and experience with process and device simulation are helpful.
% u" g+ b  T8 ~& M
% {- [; ^4 a! A8 h& q·         Requires:  6 T9 a' n! k! B/ b0 J9 o
o    Strong ownership/responsiveness in a customer environment as a consultant
3 E& v) h$ E. B9 a( J& Zo    Strong technical team direction skills
, O5 h$ \' L. W1 l0 }1 Do    Good data analysis/statistics skills  
; v$ G; ]# u, `. ^2 mo    Good oral/written communication skills in English and Mandarin
2 s: I2 S8 N0 H·         Requires ability to communicate and interface with all levels of management in customer organizations.
回復

使用道具 舉報

9#
發表於 2014-6-4 09:11:30 | 只看該作者
Integration Engineer$ \3 G% z1 h5 @+ W
8 E( h7 v2 t9 R  {3 R/ t& n
公      司:A MEMS IP service Company
  _7 s4 A2 O* l7 R工作地点:苏州
' J( [. K0 i! c8 c& k: O
* |; \. B. Q5 q1 G  `+ lJob Description:
! A! U* s* P- Z: m% X7 y·         MEMS Technical/Integration expert for consulting customer projects  
7 p, t. Z7 X8 t- q: f' D- W. ^·         Hands-on work doing  : k" Z: o% f! b: h8 S
o    MEMS process engineering, process integration, simulation and basic design
1 Q( Q1 t* F1 T7 to    DOE design, Data Analysis and Report Generation . R7 v, l+ u6 g: `7 y: y( J
o    MEMS bench testing and device testing + V0 H) x4 r6 r" S- n5 M6 O
o    Project Planning/ Scheduling  , f- C* B5 W; C$ z# ^

5 D. b0 l( ~  b$ r7 b: G; }* ^7 W  SJob Summary:
$ O( L6 u- ], u; U& s% G( P/ x- u·         The engineer will serve as a MEMS Integration/Test engineer to support customers in demonstrating concept and feasibility of new MEMS devices and technology using company’s IC and customer IP.
: K; \9 J/ O) J  ]* Z& ^·         The engineer will use, and help customers to use, the Company’s IC Technology Development Process (TDP)." B/ P; j4 _+ d. Q+ b( D! Y* g% k
·         The engineer must have a strong background in MEMS process, integration, bench test, inline e-test, test program creation and have a strong understanding of test requirements/parameters.
+ ~  J: f+ I( R·         The engineer will help with basic MEMS design and simulation tasks.  ; ^9 }4 Q# A8 V, d  [
·         The engineer must be aware and sensitive of IP protocols to accomplish tasks including protection of foreground IP of the customer and development of foreground IP for company’s IC following contractual obligations.
% S3 U. i: t! l4 k0 h3 d6 W% M/ s·         The engineer is expected to work collaboratively with the customer in order to establish detailed project plans and deliverables, and to conduct engineering work with the customer.
回復

使用道具 舉報

10#
發表於 2014-6-4 09:11:37 | 只看該作者
Key Tasks/Duties/Responsibilities of this Position: & a& {5 I4 o0 D# _
·         Serve as a technical expert to the customer by helping them plan and carry out engineering work required to make the customer product successful and manufacturable.7 X; J6 O1 O# E$ L
·         Create reports and present the results to the customer, writing summary reports and presentations, and attending selected technical conferences./ F. Y- E: ]9 Q( J
职位要求0 |. n: [# j5 T( F* l; t7 @
Requirements
3 \% a. S$ x& _0 Y5 F! V1 l$ z·         B.S. (M.S. or PhD preferred) in Materials Science, Electrical Engineering or Physical Sciences
5 U* f9 L' y/ I' h" K* Q1 _% q% ~·         Strong ability to read, write, and speak English and Mandarin
. R( d, t% z8 Z+ w·         Experience as a consulting engineer would be very desirable.
2 }4 Z/ h) ^' Y( Q8 {, S·         Experience doing MEMS device modeling using ANSYS, Coventor, or other similar tools would be very desirable.
! N. h: |% P( _8 f·         Experience with basic MEMS device design CAD tools would be very desirable.
: T' L! E2 ~' v" V, g! K·         Requires > 7years’ experience in advanced MEMS/semiconductor process and integration technology development and testing.
/ ]6 y# {. X0 O5 c·         Requires deep knowledge of advanced MEMS semiconductor processing, integration and device design, and process flow creation and electrical result/Failure analysis evaluation. 9 }2 H$ \; I9 V$ h
·         Background in device physics and experience with process and device simulation are helpful. , z5 Q  j3 s) w7 u6 r

1 g. E  r( [, w/ @$ `3 D·         Requires:  
% r' n! [: |# z, C% Ko    Strong ownership/responsiveness in a customer environment as a consultant
& o$ }; l! ~# B$ b- K9 ^o    Strong technical team direction skills - A& \0 i: [7 ~" w; c4 Z6 B
o    Good data analysis/statistics skills  
9 K: R: C3 L/ g2 }! O1 ?, Ao    Good oral/written communication skills in English and Mandarin & X) A5 n2 y( O. ]5 O1 {7 l4 A
·         Requires ability to communicate and interface with all levels of management in customer organizations.
回復

使用道具 舉報

11#
發表於 2014-6-4 09:12:32 | 只看該作者
Integration Engineer" W; q1 `) p' ^  M8 z7 W; j
) n. ]9 V$ ?3 x$ S+ e( d& A
公      司:A MEMS IP service Company
. v' H/ u" y, Q% H) }, R9 ^工作地点:苏州
( H+ r! M: l! S# J" P) j% B8 h# {3 t7 E& f
Job Description:
  N2 z' R, K2 O/ J7 S7 k·         MEMS Technical/Integration expert for consulting customer projects  : l# Z. f/ ]* {5 Q9 \* V
·         Hands-on work doing  
' ]# \9 V1 i/ y7 B: n4 M% `o    MEMS process engineering, process integration, simulation and basic design
+ }7 J0 ^! [( C: R* c4 X7 ?, E: ao    DOE design, Data Analysis and Report Generation
* l# \1 |. C0 lo    MEMS bench testing and device testing ( W7 C5 M3 e6 J$ B
o    Project Planning/ Scheduling  5 X; v" W( G9 n2 a7 L) Z* y
* T2 E  F& \! s' e5 m  i+ k9 c% i
Job Summary:
# h7 @2 H& D. Q. G" C2 @·         The engineer will serve as a MEMS Integration/Test engineer to support customers in demonstrating concept and feasibility of new MEMS devices and technology using company’s IC and customer IP.# Y; M3 G, \9 u  s  H! f
·         The engineer will use, and help customers to use, the Company’s IC Technology Development Process (TDP).
/ r$ ^! a5 f( f: `1 ?8 P  C* d·         The engineer must have a strong background in MEMS process, integration, bench test, inline e-test, test program creation and have a strong understanding of test requirements/parameters. ' c' w) i" C' c. V
·         The engineer will help with basic MEMS design and simulation tasks.  6 ]! |1 a0 B1 a% f7 M, n
·         The engineer must be aware and sensitive of IP protocols to accomplish tasks including protection of foreground IP of the customer and development of foreground IP for company’s IC following contractual obligations. * A, _  ^" `2 r0 i) V& \5 l) a2 t
·         The engineer is expected to work collaboratively with the customer in order to establish detailed project plans and deliverables, and to conduct engineering work with the customer.
回復

使用道具 舉報

12#
發表於 2014-6-4 09:12:39 | 只看該作者
Key Tasks/Duties/Responsibilities of this Position:
8 k5 o0 e4 X* _8 W; d) r. u+ V·         Serve as a technical expert to the customer by helping them plan and carry out engineering work required to make the customer product successful and manufacturable.+ _! \2 n$ A/ T
·         Create reports and present the results to the customer, writing summary reports and presentations, and attending selected technical conferences.# _' t! w6 [1 f0 w0 b* U
0 o  E' p! V2 X' |& ]& R- L
Requirements ; l0 J9 [5 V2 ?9 b( o
·         B.S. (M.S. or PhD preferred) in Materials Science, Electrical Engineering or Physical Sciences
! o+ T7 P( k( i) E! m$ O  m0 H·         Strong ability to read, write, and speak English and Mandarin 7 r, Q# O8 _* C0 D2 e+ W5 M* Y. V( |
·         Experience as a consulting engineer would be very desirable.
; D0 E& a( W% h" u·         Experience doing MEMS device modeling using ANSYS, Coventor, or other similar tools would be very desirable.
$ d  j! t/ @9 E' g" ]2 h·         Experience with basic MEMS device design CAD tools would be very desirable.
) Y( p1 o% f6 `! w8 H1 ]·         Requires > 7years’ experience in advanced MEMS/semiconductor process and integration technology development and testing. 0 |3 i+ \2 ?1 _
·         Requires deep knowledge of advanced MEMS semiconductor processing, integration and device design, and process flow creation and electrical result/Failure analysis evaluation. 5 \0 T0 A4 J) J3 e! A
·         Background in device physics and experience with process and device simulation are helpful.
& a( |2 F7 t5 }6 ]1 y1 l* ]- Q' M+ m" I8 U' C! p# r* d
·         Requires:  $ R0 {: s1 ~7 M+ l* V
o    Strong ownership/responsiveness in a customer environment as a consultant & c4 T& q- f4 ^# k+ d& W4 J2 l  ~
o    Strong technical team direction skills
2 Y+ b: J- Y2 }9 Vo    Good data analysis/statistics skills  
# l3 I) L9 x  |, ^o    Good oral/written communication skills in English and Mandarin " N  x; ?4 d( @& u% w1 Q
·         Requires ability to communicate and interface with all levels of management in customer organizations
回復

使用道具 舉報

13#
發表於 2014-6-18 18:32:43 | 只看該作者
本帖最後由 ritaliu0604 於 2014-6-18 06:34 PM 編輯
/ {  ^, T+ |; r( f! |& D- |, J- D. h  C* r
新思科技全新矽驗證DesignWare USB 3.0和USB 2.0 femtoPHY IP 能減少50%的晶片設計面積 - p8 ?' }5 _; d# ?
應用於14/16奈米FinFET及28奈米製程之PHY實體層具有較少的矽足跡,可減少開發消費性產品、行動裝置、儲存及網路應用的矽成本
8 J' f/ r; j& |4 E  ~ ; r' y# V1 [3 s( o+ q+ D% n4 \1 J
重點摘要:
' `* X) j0 d1 {8 f: R( {0 Y$ \5 }·         DesignWare USB 2.0 femtoPHY IP面積小於0.2平方毫米,而DesignWare USB 3.0 femtoPHY小於0.5平方毫米,讓設計人員可縮減實體層(PHY)使用面積,並降低整體的矽成本。. E: P! D3 o* G
·         DesignWare USB 3.0 femtoPHY全面支援USB 2.0,能與全球數十億裝置相容。
' r' V) i$ t' d7 ?·         節能加上資料保持功能,可延展電池續航力同時確保資料留存;而支援USB電池充電1.2版(USB Battery Charging v1.2)的規格,則能有效率地為可攜式裝置完成充電。
2 D7 p7 C- s/ O+ P  g' ~% `3 }$ d·         DesignWare USB femtoPHY的針腳數(pin count)縮減設計,將SoC周邊的面積和寬度縮減至最小。0 m8 s4 o/ z) D
·         DesignWare USB femtoPHY在28與14奈米FinFET製程中皆取得客戶矽驗證。! E1 }2 u8 O3 b0 M
; ^. e* q  u0 D1 r
1 s5 ~, N# x3 c% ~
此眼睛般的圖示代表在14奈米FinFET製程技術中,新思科技DesignWare USB 3.0 femtoPHY矽晶所展現的絕佳效果和優勢。

本帖子中包含更多資源

您需要 登錄 才可以下載或查看,沒有帳號?申請會員

x
回復

使用道具 舉報

14#
發表於 2014-6-18 18:33:24 | 只看該作者
(台北訊) 全球晶片設計及電子系統軟體暨IP領導廠商新思科技(Synopsys)近日宣布,全新的DesignWare® USB femtoPHY IP成功將USB PHY實作面積縮小達50%,並能減少USB PHY的矽足跡以及針對28和14/16奈米FinFET製程的晶片設計成本。在28與14奈米FinFET矽晶中,DesignWare USB femtoPHY展現了強大效能,讓設計人員在先進製程技術中也能實際應用IP,並降低系統單晶片(SoC)的設計風險。而因應晶片設計面積極小化的需求,最佳化的DesignWare USB 3.0 和USB 2.0 femtoPHYs,能滿足智慧型手機、平板等行動裝置以及數位電視、儲存和網路等大量消費性應用產品的嚴格要求。0 g* _; X  z" V/ P0 p

. Y0 U4 Q* r' W3 b; x# gDesignWare USB 3.0 以及 USB 2.0 femtoPHY IP (包括DWC SS USB femtoPHY Samsung 14nm FinFET and DWC HS USB femtoPHY Samsung 14nm FinFET)已通過多項由USB開發者論壇(USB Implementers Forum, USB-IF)所進行的相容性測試,包括5V耐受度(tolerance)和3.3V訊令傳輸(signaling);其所具備的卓越效能,對於採用USB-IF規格的系統配置來說是一大福音。此外,DesignWare USB femtoPHYs也支援完整的USB實作,提供可應用於廣泛SoC設計的系統架構。DesignWare USB 3.0 以及 USB 2.0 femtoPHY IP皆支援、高速、全速和低速運作,以及主機端(Host)、裝置端和OTG(On-the-Go)配置。同時,DesignWare USB 3.0 femtoPHY 還支援 SuperSpeed USB (USB 3.0)。 7 C. {0 _/ M; p! B4 k3 K9 ]

- t; c9 _/ }8 x- c- t0 B三星電子晶圓行銷副總裁 Shawn Han表示:「基於長久以來使用DesignWare USB IP的成功經驗,這次我們利用高品質的DesignWare USB 3.0 和USB 2.0 femtoPHY IP達成一次完成矽晶設計(first-pass silicon success)。此次在三星電子晶圓廠完成製造流程的DesignWare USB femtoPHY IP,是第一個通過USB-IF認證的14奈米FinFET矽晶。客戶採用面積大幅縮小的PHY後,將能提升SoC設計的競爭力,同時也簡化額外的USB連結。新思科技的DesignWare femtoPHY滿足大量行動裝置和消費性應用產品在成本、功耗、效能及上市時程等需求;而這些都是讓我們能成功因應快速變化的市場需求的重要關鍵。」
回復

使用道具 舉報

15#
發表於 2014-6-18 18:33:49 | 只看該作者
新思科技所開發的USB 3.0 和USB 2.0 femtoPHY IP,能讓設計人員在不犧牲USB認證所要求的功能情況下,為其設計的應用選擇最理想的實作方式,例如,要求高效能的設計,能藉由SuperSpeed USB (USB 3.0)的規格,有效利用USB 3.0 femtoPHY的 5.0 Gbp數據傳輸率;而對效能要求較少的應用,則可藉由Hi-Speed USB (USB 2.0)規格,執行USB 2.0 femtoPHY的 480 MHz數據傳輸率。兩種DesignWare USB femtoPHY都能減少SoC周邊所需的針腳(pin)數,以進一步降低SoC的面積和成本。透過節能(power down)功能,當PHY未運作時,可將其設為待機狀態,一方面降低電池消耗,同時保有PHY的全部使用狀態,有助於快速、正確的恢復開機模式。此外,DesignWare USB femtoPHY還支援業界普及的USB Battery Charging 1.2版以及USB OTG 2.0版協定。 3 ]! K: u: Y) g0 v; L( k

- B+ f" V$ `$ AUSB開發者論壇總裁暨營運長Jeff Ravencraft表示:「十八年來,新思科技一直是USB-IF的活躍會員之一,藉由不斷開發IP產品,讓USB 3.0 和USB 2.0介面能輕易地整合和應用。而新思科技全新且面積較小的DesignWare USB 3.0 和USB 2.0 femtoPHY取得USB-IF的認證,意味著該產品能滿足USB-IF相容性標準,並且符合相對應的規格,協助晶圓製造商,能順利將這項技術納入他們的SoC製程中。」
- I4 l; w" J& s. m& C- I8 t" a4 m) o6 {
新思科技IP暨軟體原型行銷副總裁John Koeter表示:「透過新思科技的解決方案,SoC設計人員已在3,000多件設計和超過100個製程技術中,完成USB介面開發,鞏固了新思科技10多年來位居全球USB IP主要供應廠的地位。新思科技IP技術團隊及為先進製程提供高品質IP專業技術的佳績,讓設計人員在晶片設計中,具有整合能滿足各項應用迫切所需IP的能力。隨著DesignWare USB 3.0 和USB 2.0 femtoPHY IP的推出,以及成功應用在FinFET矽晶技術上做為後盾,讓我們能協助客戶滿足業界需求,設計出更小、更低成本及更高效能的SoC。」9 Y. u: a& p3 E  }7 h

% X# z" B$ |' m! W& Y上市時程
# E' I7 B5 \, `/ o9 m3 B
- v* _, m/ `5 _) qDesignWare USB 2.0 和USB 3.0 femtoPHY IP已應用在業界主要的14/16奈米FinFET和28奈米製程節點。
回復

使用道具 舉報

您需要登錄後才可以回帖 登錄 | 申請會員

本版積分規則

首頁|手機版|Chip123 科技應用創新平台 |新契機國際商機整合股份有限公司

GMT+8, 2024-11-16 07:05 AM , Processed in 0.190011 second(s), 20 queries .

Powered by Discuz! X3.2

© 2001-2013 Comsenz Inc.

快速回復 返回頂部 返回列表